Please use this identifier to cite or link to this item:
http://dspace.aiub.edu:8080/jspui/handle/123456789/1542
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Rafiq, Md. Nabil-Al- | - |
dc.contributor.author | Ahmad, Syed Ishmam | - |
dc.contributor.author | Mamun, Muntasir | - |
dc.contributor.author | Hossain, Chowdhury Akram | - |
dc.date.accessioned | 2023-10-31T03:40:22Z | - |
dc.date.available | 2023-10-31T03:40:22Z | - |
dc.date.issued | 2019-02-21 | - |
dc.identifier.uri | http://dspace.aiub.edu:8080/jspui/handle/123456789/1542 | - |
dc.description.abstract | Fin field effect transistors (FinFETs) are predicted to be supplant planar CMOS field effect transistors (FETs) in the upcoming generation because of their exceptional electrical characteristics. This paper provides a fault analysis for FinFET based circuits by observing average power, average current, branch current and delay of the circuit. We observed significant changes in the faulty circuit in terms of power, delay and current, which we compared with the faultfree circuit. All the consequences of the faulty cases and the fault-free cases were tabulated and distinguished. | en_US |
dc.publisher | IEEE | en_US |
dc.title | Fin Field-Effect Transistor Circuit Fault Analysis Using Power, Current and Delay Information | en_US |
dc.type | Article | en_US |
Appears in Collections: | Publications From Faculty of Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Akram Sir_Paper 37-48_3-4.pdf | 148.07 kB | Adobe PDF | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.