Please use this identifier to cite or link to this item: http://dspace.aiub.edu:8080/jspui/handle/123456789/1542
Full metadata record
DC FieldValueLanguage
dc.contributor.authorRafiq, Md. Nabil-Al--
dc.contributor.authorAhmad, Syed Ishmam-
dc.contributor.authorMamun, Muntasir-
dc.contributor.authorHossain, Chowdhury Akram-
dc.date.accessioned2023-10-31T03:40:22Z-
dc.date.available2023-10-31T03:40:22Z-
dc.date.issued2019-02-21-
dc.identifier.urihttp://dspace.aiub.edu:8080/jspui/handle/123456789/1542-
dc.description.abstractFin field effect transistors (FinFETs) are predicted to be supplant planar CMOS field effect transistors (FETs) in the upcoming generation because of their exceptional electrical characteristics. This paper provides a fault analysis for FinFET based circuits by observing average power, average current, branch current and delay of the circuit. We observed significant changes in the faulty circuit in terms of power, delay and current, which we compared with the faultfree circuit. All the consequences of the faulty cases and the fault-free cases were tabulated and distinguished.en_US
dc.publisherIEEEen_US
dc.titleFin Field-Effect Transistor Circuit Fault Analysis Using Power, Current and Delay Informationen_US
dc.typeArticleen_US
Appears in Collections:Publications From Faculty of Engineering

Files in This Item:
File Description SizeFormat 
Akram Sir_Paper 37-48_3-4.pdf148.07 kBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.