Please use this identifier to cite or link to this item: http://dspace.aiub.edu:8080/jspui/handle/123456789/2675
Title: Comparative Analysis of Performance Factors of an 8-bit SIPO Shift Register using JK Flip-Flop with a Very Low Dynamic Power and High Noise Margin
Authors: Fahima, Jabala Nur
Hasan, Kayes
Suvo, Safin Ahmed
Hossan, Md. Tanvir
Biswas, Richard Victor
Bhuyan, Muhibul Haque
Keywords: Measurement
Power demand
Logic circuits
Noise
Logic gates
Shift registers
CMOS technology
Transistors
Flip-flops
Propagation delay
Issue Date: 1-Apr-2025
Publisher: IEEE
Citation: J. N. Fahima, K. Hasan, S. A. Suvo, M. T. Hossan, R. V. Biswas, and Muhibul Haque Bhuyan, “Comparative Analysis of Performance Factors of an 8-bit SIPO Shift Register using JK Flip-Flop with a Very Low Dynamic Power and High Noise Margin,” Proceedings of the 4th IEEE International Conference on Innovations in Science, Engineering and Technology (ICISET), Faculty of Science and Engineering, International Islamic University Chittagong (IIUC), Kumira, Chattogram, Bangladesh, 26-27 October 2024, pp. 1-6. Published on 1st April 2025. DOI: https://doi.org/10.1109/ICISET62123.2024.10939821.
Series/Report no.: 4;
Abstract: This paper undertakes a comprehensive comparative analysis of Serial-In-Parallel-Out (SIPO) shift register circuit design constructed using Master-Slave JK flip-flops employing five distinct technologies, e.g., Gate Diffusion Input (GDI), Complementary Metal-Oxide-Semiconductor (CMOS), Transmission Gate (TG), Pass Transistor (PT), and Pseudo-NMOS Logic circuit. Each technology’s design process and key performance parameters of an 8-bit SIPO shift register are thoroughly investigated and compared, focusing on critical performance metrics of the SIPO shift register. The study extends its analysis by contrasting the performance parameters of the JK flip-flops, which is the main constituent of the 8 -bit SIPO shift register, designed with these technologies against previous research findings. Our analysis shows a very low dynamic power consumption of 14.1 μW, area of 839.14 nm2, propagation delay of 5.6 ns, slew rate of 79.75GV/s, and a high noise margin of 50.18 mV. This study stands out as a significant progression in performance metrics. Results demonstrate the competitive advantages and trade-offs inherent in each technology with new findings for the SIPO shift register. This offers valuable guidance for digital circuit designers in selecting the most suitable approach for digital circuit implementations.
Description: This research used the AIUB's Cadence tool, which is purchased by the Department of EEE, AIUB.
URI: http://dspace.aiub.edu:8080/jspui/handle/123456789/2675
Appears in Collections:Publications From Faculty of Engineering

Files in This Item:
File Description SizeFormat 
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul ICISET 2024.docx3.41 MBMicrosoft Word XMLView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.