Please use this identifier to cite or link to this item:
http://dspace.aiub.edu:8080/jspui/handle/123456789/2786
Title: | Comparative Analysis of Different Multiplier Circuits Using Cadence at Different Circuit Design Technologies and Nodes |
Authors: | Islam, Md. Khairul Hasan, Kayes Sultana, Nigar Bhuyan, Muhibul Haque |
Keywords: | Multiplier Vedic Wallace Braun Array GDI CMOS TG Noise Propagation Delay Rise Time Fall Time |
Issue Date: | 29-May-2025 |
Publisher: | IEEE |
Citation: | M. K. Islam, K. Hasan, N. Sultana and M. H. Bhuyan, "Comparative Analysis of Different Multiplier Circuits Using Cadence at Different Circuit Design Technologies and Nodes," 2025 International Conference on Electrical, Computer and Communication Engineering (ECCE), Chittagong, Bangladesh, 2025, pp. 1-6, doi: 10.1109/ECCE64574.2025.11013073. |
Abstract: | This research paper presents a comprehensive comparative analysis of the 4×4 multiplier design of Wallace, Braun array, and Vedic architectures constructed through Complementary Metal Oxide Semiconductor Field Effect Transistor (CMOS) technology using both 45 nm and 90 nm processes of the Cadence tool. Furthermore, the best-performing architecture is then built using Gate Diffusion Input (GDI) and Transmission Gates (TG) to compare the performance matrices to those of CMOS technology. The study investigates and compares these technologies’ design processes and key parameters, focusing on critical metrics, such as power consumption, area efficiency, propagation delay, and operating clock frequency. By extending its analysis, the paper compares the performance parameters of various multiplier circuits built using these technologies with the previous research findings, highlighting the advancements and efficiency improvements. The Cadence simulation results demonstrate the competitive advantages and trade-offs inherent in each technology, offering valuable guidance for designers in selecting the most suitable approach for multiplier implementations in digital systems. |
Description: | This is a personal research. |
URI: | http://dspace.aiub.edu:8080/jspui/handle/123456789/2786 |
Appears in Collections: | Publications From Faculty of Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul IEEE ECCE VLSI Multiplier 2025.docx | 3.4 MB | Microsoft Word XML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.