Please use this identifier to cite or link to this item: http://dspace.aiub.edu:8080/jspui/handle/123456789/537
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBhuyan, Muhibul Haque-
dc.date.accessioned2022-05-16T09:29:38Z-
dc.date.available2022-05-16T09:29:38Z-
dc.date.issued2020-06-30-
dc.identifier.citationM. H. Bhuyan, “A Review of the Fabrication Process of the Pocket Implanted MOSFET Structure,” Southeast University Journal of Science and Engineering (SEUJSE), ISSN: 1999-1630, vol. 14, no. 1, June 2020, pp. 8-27.en_US
dc.identifier.issnp-1999-1630-
dc.identifier.urihttp://dspace.aiub.edu:8080/jspui/handle/123456789/537-
dc.descriptionThis is a review paper.en_US
dc.description.abstractThe dimensions of the various types of Metal Oxide Semiconductor Field Effect Transistor (MOSFET) device structures are being shrunk continuously to accommodate more transistors inside a single chip. However, these shrinking entail several impacts on the device performance degradation and hence it has become cumbersome to operate the device properly at its various biasing conditions. To obtain the best performance from the shorter device, the modified device structure is being proposed or developed by the device design engineers. One such effort is to have the additional dopant atoms laterally at the channel region’s drain and/or source sides through the ion implantation process. This is known as pocket implantation and the new device structure thus obtained is called pocket implanted MOSFET. Due to this extra doping, the threshold voltage is increased rather than decreased as the channel length is reduced. This new effect is termed the Reverse Short Channel Effect or in short RSCE. However, the new device structure requires new fabrication processes. Therefore, in this paper, the formation processes of the pocket structure have been described in detail by studying the various literature. To fabricate the pocket implanted Metal Oxide Semiconductor Field Effect Transistor (MOSFET) structure, we require several fabrication steps, like, Chemical Vapor Deposition (CVD), Ion Implantation, Electron Beam Lithography (EBL), Rapid Thermal Annealing (RTA), Reactive Ion Etching (RIE), etc. All these steps are described herein brief so that a clear picture can be obtained about it The knowledge of these steps can be utilized to derive the various operational parameters, such as surface potential, threshold voltage incorporating bias and temperature effects, effective mobility model, subthreshold drain current, drain current flicker noise, etc. of the pocket implanted n-MOSFET device as well as their modeling and characterization.en_US
dc.description.sponsorshipSelf-funded.en_US
dc.language.isoen_USen_US
dc.publisherSoutheast Universityen_US
dc.relation.ispartofseries;2-
dc.subjectFabrication Processen_US
dc.subjectIon Implantationen_US
dc.subjectLateral Profileen_US
dc.subjectPocket Implanted MOSFETen_US
dc.titleA Review of the Fabrication Process of the Pocket Implanted MOSFET Structureen_US
dc.typeArticleen_US
Appears in Collections:Publications From Faculty of Engineering

Files in This Item:
File Description SizeFormat 
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul Fabrication SEUJSE.docx2.93 MBMicrosoft Word XMLView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.