Please use this identifier to cite or link to this item:
http://dspace.aiub.edu:8080/jspui/handle/123456789/793
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bhuyan, Muhibul Haque | - |
dc.contributor.author | Ferdous, Fouzia | - |
dc.contributor.author | Khosru, Quazi Deen Mohd | - |
dc.date.accessioned | 2022-08-30T10:27:16Z | - |
dc.date.available | 2022-08-30T10:27:16Z | - |
dc.date.issued | 2012-10-02 | - |
dc.identifier.citation | M. H. Bhuyan, F. Ferdous, and Q. D. M. Khosru, “Effects of Pocket Profile Parameters on Carrier Conduction Time Delay in Pocket Implanted Nano Scale n-MOSFET,” Proceedings of the National Conference on Electronics and ICT for National Development organized by the Bangladesh Electronics Society, Dhaka, Bangladesh, 3-4 October 2012, pp. 253-258. | en_US |
dc.identifier.uri | http://dspace.aiub.edu:8080/jspui/handle/123456789/793 | - |
dc.description.abstract | In this paper, an analytical carrier conduction time delay model has been presented using the inversion layer charge and subthreshold drain current model for pocket implanted n-MOSFET. The model is developed by using the linear pocket profiles at the source and drain edges. The model includes the effective doping concentration of the two linear pocket profiles. Electron current density is obtained from the conventional drift-diffusion equation in the subthreshold regime. Then inversion channel charges per unit area are calculated for the pocket doped channel. The simulation is carried out for different pocket profile parameters and the results show that the derived model can produce the conduction delay time properly. This can be utilized to study and characterize the pocket implanted advanced ULSI devices. | en_US |
dc.description.sponsorship | Self-funded | en_US |
dc.language.iso | en_US | en_US |
dc.publisher | Bangladesh Electronics and Informatics Society | en_US |
dc.subject | Pocket implanted MOS device | en_US |
dc.subject | Conduction Time Delay | en_US |
dc.subject | Pocket Profile Parameter | en_US |
dc.subject | Linear Pocket Profile | en_US |
dc.subject | Peak pocket concentration | en_US |
dc.subject | Pocket length | en_US |
dc.subject | MATLAB | en_US |
dc.subject | Simulation | en_US |
dc.subject | Current Density | en_US |
dc.subject | RSCE | en_US |
dc.title | Effects of Pocket Profile Parameters on Carrier Conduction Time Delay in Pocket Implanted Nano Scale n-MOSFET | en_US |
dc.type | Article | en_US |
Appears in Collections: | Publications From Faculty of Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul BEIS Tau_Cond.docx | 3.34 MB | Microsoft Word XML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.