Please use this identifier to cite or link to this item:
http://dspace.aiub.edu:8080/jspui/handle/123456789/794
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bhuyan, Muhibul Haque | - |
dc.contributor.author | Khosru, Quazi Deen Mohd | - |
dc.date.accessioned | 2022-08-30T10:27:41Z | - |
dc.date.available | 2022-08-30T10:27:41Z | - |
dc.date.issued | 2012-12-01 | - |
dc.identifier.citation | M. H. Bhuyan and Q. D. M. Khosru, “Linear Asymmetric Pocket Profile Based Threshold Voltage Model for Nano Scale n-MOSFET,” Proceedings of the International Conference on Electrical, Computer and Telecommunication Engineering, Rajshahi, Bangladesh, 1-2 Dec. 2012, pp. 300-303. | en_US |
dc.identifier.uri | http://dspace.aiub.edu:8080/jspui/handle/123456789/794 | - |
dc.description.abstract | This paper presents an analytical threshold voltage model of the pocket implanted nanoscale n-MOSFETs incorporating the drain and substrate bias effects using an asymmetric linear pocket profile at the source side of the device. A linear equation is used to simulate the pocket profile along the channel at the surface from the source edge toward the center of the n-MOSFET. Then the effective doping concentration is derived and is used in the threshold voltage equation that is obtained by solving Poisson's equation in the depletion region at the surface. Threshold voltages are simulated for various gate lengths, pocket lengths, peak pocket doping concentrations, oxide thicknesses as well as for various bias conditions. The results show that the proposed threshold voltage model with a linear pocket profile can be utilized to study and characterize the pocket implanted advanced ULSI devices. | en_US |
dc.description.sponsorship | Self-funded | en_US |
dc.language.iso | en_US | en_US |
dc.publisher | IEEE | en_US |
dc.relation.ispartofseries | 1st;PI-0084 | - |
dc.subject | Pocket implanted MOS device | en_US |
dc.subject | nano scaled n-MOSFET | en_US |
dc.subject | Asymmetric Pocket Profile | en_US |
dc.subject | Threshold Voltage | en_US |
dc.subject | Peak pocket concentrationn | en_US |
dc.subject | Pocket length | en_US |
dc.subject | MATLAB | en_US |
dc.subject | Simulation | en_US |
dc.subject | Gate Bias | en_US |
dc.subject | Drain Bias | en_US |
dc.subject | Oxide Thickness | en_US |
dc.subject | Effective Doping Concentration | en_US |
dc.title | Linear Asymmetric Pocket Profile Based Threshold Voltage Model for Nano Scale n-MOSFET | en_US |
dc.type | Article | en_US |
Appears in Collections: | Publications From Faculty of Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul ICECTE Vth.docx | 3.34 MB | Microsoft Word XML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.