Please use this identifier to cite or link to this item:
http://dspace.aiub.edu:8080/jspui/handle/123456789/521
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bhuyan, Muhibul Haque | - |
dc.contributor.author | Akhtaruzzaman, Md. | - |
dc.date.accessioned | 2022-05-16T09:04:43Z | - |
dc.date.available | 2022-05-16T09:04:43Z | - |
dc.date.issued | 2021-10-31 | - |
dc.identifier.citation | M. H. Bhuyan and M. Akhtaruzzaman, “Design, Simulation, and Analysis of Different Operational Factors of a 4-bit Carry Look-Ahead Adder Circuit in Microwind at Several CMOS Technology Nodes,” IOSR Journal of VLSI and Signal Processing (IOSR-JVSP), IF=2.82, ISSN: e-2319-4200, p-2319-4197, vol. 11, issue 5, September-October 2021, pp. 1-10. | en_US |
dc.identifier.issn | e-2319-4200, p-2319-4197 | - |
dc.identifier.uri | http://dspace.aiub.edu:8080/jspui/handle/123456789/521 | - |
dc.description | This is based on a student research paper. | en_US |
dc.description.abstract | In Very Large Scale Integration (VLSI) technology, the main objective is to shrink the area and thereby to raise the packing density for performance improvement in terms of power consumption, noise, delay, operating frequency, etc. A carry look-ahead adder circuit is an important block in any digital circuit. It improves the parallel addition process. Since the number of bits in various digital circuits is being increased, as such, we need millions of transistors to perform several functions in parallel. But it increases the need for surface area, power consumption, noise, and other factors. Therefore, we need to reduce the transistor size to alleviate these problems. In this research article, we designed a 4-bit carry look ahead full adder circuit at several technology nodes using Proteus and then simulated it in Microwind. The designed circuit and layout are presented here. Besides, various operational factors are obtained to observe the benefits of the transistors’ size decrement. The layouts are converted and simulated at130 nm, 90nm, 65nm, and45nm CMOS technology nodes. From the comparative analysis, we observed that the reduction of the CMOS technology nodes increases the performance factors of the designed carry look-ahead adder circuit. | en_US |
dc.description.sponsorship | Self-funded | en_US |
dc.language.iso | en_US | en_US |
dc.publisher | IOSR | en_US |
dc.subject | CMOS | en_US |
dc.subject | Carry Look Ahead (CLA) | en_US |
dc.subject | Full Adder | en_US |
dc.subject | VLSI | en_US |
dc.subject | Technology Node | en_US |
dc.subject | Power Consumption | en_US |
dc.subject | Area | en_US |
dc.subject | Noise | en_US |
dc.subject | Propagation Delay | en_US |
dc.subject | Simulation | en_US |
dc.title | Design, Simulation, and Analysis of Different Operational Factors of a 4-bit Carry Look-Ahead Adder Circuit in Microwind at Several CMOS Technology Nodes | en_US |
dc.type | Article | en_US |
Appears in Collections: | Publications From Faculty of Engineering |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul CLA Adder.docx | 2.93 MB | Microsoft Word XML | View/Open |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.