Please use this identifier to cite or link to this item: http://dspace.aiub.edu:8080/jspui/handle/123456789/677
Full metadata record
DC FieldValueLanguage
dc.contributor.authorBhuyan, Muhibul Haque-
dc.contributor.authorRiadh, Md. Mubarak Hossain-
dc.contributor.authorHossain, Md. Sazzad-
dc.contributor.authorRahman, Md. Anisur-
dc.date.accessioned2022-08-21T10:10:47Z-
dc.date.available2022-08-21T10:10:47Z-
dc.date.issued2020-12-31-
dc.identifier.citationM. H. Bhuyan, M. M. H. Riyadh, M. S. Hossain, and M. A. Rahman, “Design and Simulation of a Low Power and High-Speed 4-Bit Magnitude Comparator Circuit using CMOS in DSch and Microwind,” Journal of Bangladesh Electronics and Informatics Society, ISSN: p-1816-1510, vol. 20, no 1-2, June-Dec. 2020, pp. 82-94.en_US
dc.identifier.issnp-1816-1510-
dc.identifier.urihttp://dspace.aiub.edu:8080/jspui/handle/123456789/677-
dc.descriptionThis is student research work.en_US
dc.description.abstractIn this paper, we explained how to develop a 4-bit comparator circuit at the Complementary Metal Oxide Semiconductor (CMOS) technology nodes of 90 nm, 65 nm, and 45 nm, draw the logic diagram from the Boolean expression, and the truth table of the logic circuit, find the layout diagram, simulate the voltage vs. time diagram, obtain a 3-D view of the designed circuit, etc. At first, we designed a 4-bit magnitude comparator circuit in DSch with 8 inputs and 3 outputs. After that, we created compilation codes for the Microwind tool to observe the layout diagram for the designed 4-bit comparator circuit. Then we showed the basic operation of a 4-bit comparator circuit and generated the output characteristics curves and determined the surface area requirement, propagation delay, and power dissipation of the circuit. Based on the performance comparisons at various nodes through the simulation results, we revealed that the reduction of the technology nodes improves the circuit performance in terms of these parameters.en_US
dc.description.sponsorshipSelf-funded.en_US
dc.language.isoen_USen_US
dc.publisherBangladesh Electronics and Informatics Societyen_US
dc.relation.ispartofseries;9-
dc.subjectMagnitude Comparatoren_US
dc.subjectPropagation Delayen_US
dc.subjectPower Dissipationen_US
dc.subjectSurface Area,en_US
dc.subjectCMOS Technology Nodeen_US
dc.subjectDSchen_US
dc.subjectLow Poweren_US
dc.subjectMicrowinden_US
dc.titleDesign and Simulation of a Low Power and High-Speed 4-Bit Magnitude Comparator Circuit using CMOS in DSch and Microwinden_US
dc.typeArticleen_US
Appears in Collections:Publications From Faculty of Engineering

Files in This Item:
File Description SizeFormat 
Draft_DSpace_Publication_Info_Upload_FE_Prof Muhibul BEISJ Comparator.docx2.93 MBMicrosoft Word XMLView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.